

# **CCD** area image sensor



S12071

# High sensitivity in UV region, anti-blooming function included

The S12071 CCD area image sensor has a back-thinned structure that enables a high sensitivity in the UV to visible region as well as a wide dynamic range, low dark current, and an anti-blooming function.

A dedicated driver circuit C12081 series (with Camera Link and USB 2.0 interfaces) is also provided (sold separately).

#### Features

- High sensitivity in UV region
- One-stage TE-cooled type
- Low dark current
- **■** Anti-blooming function included
- Selectable readout port to match your application tap A: low noise amplifier (1 MHz max.) tap B: high-speed amplifier (10 MHz max.)
- Number of effective pixels: 1024 x 1024

#### Applications

- **ICP spectrophotometry**
- **Scientific measuring instrument**
- **UV** imaging

#### Structure

| Parameter                          |                | Specification                      |  |  |  |
|------------------------------------|----------------|------------------------------------|--|--|--|
| Image size (H × V)                 |                | 24.576 × 24.576 mm                 |  |  |  |
| Pixel size $(H \times V)$          |                | 24 × 24 μm                         |  |  |  |
| Number of total p                  | oixels (H × V) | 1056 × 1032                        |  |  |  |
| Number of effective pixels (H × V) |                | 1024 × 1024                        |  |  |  |
| Vertical clock pha                 | se             | 2 phases                           |  |  |  |
| Horizontal clock p                 | hase           | 2 phases                           |  |  |  |
| Output circuit                     | Tap A          | One-stage MOSFET source follower   |  |  |  |
| Output circuit                     | Тар В          | Three-stage MOSFET source follower |  |  |  |
| Package                            |                | 40-pin ceramic DIP                 |  |  |  |
| Window                             |                | Quartz                             |  |  |  |
| Cooling                            |                | One-stage TE-cooled                |  |  |  |

#### **→** Absolute maximum ratings (Ta=25 °C)

| Parameter                               | Symbol                   | Min. | Тур. | Max. | Unit |
|-----------------------------------------|--------------------------|------|------|------|------|
| Operating temperature*1 *2              | Topr                     | -50  | -    | +50  | °C   |
| Storage temperature*2                   | Tstg                     | -50  | -    | +70  | °C   |
| Output transistor drain valtage         | VODA                     | -0.5 | -    | +30  | V    |
| Output transistor drain voltage         | VODB                     | -0.5 | -    | +25  | V    |
| Reset drain voltage                     | VRDA, VRDB               | -0.5 | -    | +18  | V    |
| Output amplifier return voltage         | Vret                     | -0.5 | -    | +18  | V    |
| Overflow drain voltage                  | Vofd                     | -0.5 | -    | +18  | V    |
| Dump drain voltage                      | VDD                      | -0.5 | -    | +18  | V    |
| Vertical input source voltage           | Visv                     | -0.5 | -    | +18  | V    |
| Overflow gate voltage                   | Vofg                     | -15  | -    | +15  | V    |
| Dump gate voltage                       | VDG                      | -15  | -    | +15  | V    |
| Vertical input gate voltage             | VIGV                     | -15  | -    | +15  | V    |
| Summing gate voltage                    | VSGA, VSGB               | -15  | -    | +15  | V    |
| Output gate voltage                     | Voga, Vogb               | -15  | -    | +15  | V    |
| Reset gate voltage                      | VRGA, VRGB               | -15  | -    | +15  | V    |
| Transfer gate voltage                   | VTG                      | -15  | -    | +15  | V    |
| Vertical shift register clock voltage   | VP1V, VP2V               | -15  | -    | +15  | V    |
| Horizontal shift register clock voltage | VP1H, VP2H<br>VP3H, VP4H | -15  | -    | +15  | V    |
| Maximum current of built-in TE-cooler*3 | Imax                     | -    | -    | 4.0  | Α    |
| Maximum voltage of built-in TE-cooler   | Vmax                     | -    | -    | 3.4  | V    |

<sup>\*1:</sup> Chip temperature

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

When there is a temperature difference between a product and the ambient in high humidity environment, dew condensation may occur on the product surface. Dew condensation on the product may cause a deterioration of characteristics and reliability.



<sup>\*2:</sup> No dew condensation

When there is a temperature difference between a product and the surrounding area in high humidity environment, dew condensation may occur on the product surface. Dew condensation on the product may cause deterioration in characteristics and reliability.

<sup>\*3:</sup> If the current greater than this value flows into the thermoelectric cooler, the heat absorption begins to decrease due to the Joule heat. It should be noted that this value is not the damage threshold value. To protect the thermoelectric cooler and maintain stable operation, the supply current should be less than 60% of this maximum current.

#### **→** Operating conditions (Ta=25 °C)

| Parameter                             |        | Symbol                       | Min. | Тур. | Max. | Unit                                  |  |
|---------------------------------------|--------|------------------------------|------|------|------|---------------------------------------|--|
| Output transister drain voltage       |        | Voda                         | 23   | 24   | 25   | \ \/                                  |  |
| Output transistor drain voltage       |        | Vodb                         | 11   | 12   | 13   | 7 V                                   |  |
| Reset drain voltage                   |        | VRDA, VRDB                   | 14   | 15   | 16   | V                                     |  |
| Output amplifier return voltage*4     |        | Vret                         | -    | 1    | 2    | V                                     |  |
| Overflow drain voltage                |        | Vofd                         | 11   | 12   | 13   | V                                     |  |
| Dump drain voltage                    |        | VDD                          | 11   | 12   | 13   | V                                     |  |
| Test point Vertical input             | source | Visv                         | -    | VRD  | -    | \ \/                                  |  |
| Test point Vertical input             | gate   | Vigv                         | -10  | -9   | -8   | 7 v                                   |  |
| Overflow gate voltage                 |        | Vofg                         | -10  | -9   | -8   | V                                     |  |
| Dump gate voltage                     |        | VDG                          | -10  | -9   | -8   | V                                     |  |
| Commission and continue               | High   | VSGAH, VSGBH                 | 7    | 8    | 9    | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
| Summing gate voltage                  | Low    | VSGAL, VSGBL                 | -8   | -7   | -6   | ] V                                   |  |
| Output gate voltage                   |        | VOGA, VOGB                   | 5    | 6    | 7    | V                                     |  |
| Deset anto veltage                    | High   | VRGAH, VRGBH                 | 6    | 7    | 8    | V                                     |  |
| Reset gate voltage                    | Low    | VRGAL, VRGBL                 | -8   | -7   | -6   |                                       |  |
| Transfer anto valtage                 | High   | VTGH                         | 4    | 5    | 6    | \ \/                                  |  |
| Transfer gate voltage                 | Low    | VTGL                         | -10  | -9   | -8   | 7 V                                   |  |
| Vertical shift register sleek veltage | High   | VP1VH, VP2VH                 | 4    | 5    | 6    | \ \/                                  |  |
| Vertical shift register clock voltage | Low    | VP1VL, VP2VL                 | -10  | -9   | -8   | 7 v                                   |  |
| Horizontal shift register clock       |        | VP1HH, VP2HH<br>VP3HH, VP4HH | 7    | 8    | 9    |                                       |  |
| voltage                               | Low    | VP1HL, VP2HL<br>VP3HL, VP4HL | -8   | -7   | -6   | V                                     |  |
| Substrate voltage                     |        | Vss                          | -    | 0    | -    | V                                     |  |
| External load resistance              |        | RLA                          | 8    | 10   | 24   | kO                                    |  |
| external load resistance              |        | RLB                          | 2.0  | 2.2  | 2.4  | kΩ                                    |  |

<sup>\*4:</sup> Output amplifier return voltage is a positive voltage with respect to Substrate voltage, but the current flows in the direction of flow out of the sensor.

#### **■** Electrical characteristics (Ta=25 °C, unless otherwise noted, operating condition: Typ.)

| Parameter                             |                              | Symbol                   | Min.    | Тур.    | Max. | Unit  |
|---------------------------------------|------------------------------|--------------------------|---------|---------|------|-------|
| Signal output frequency*5             | Тар А                        | fca                      | -       | 0.1     | 1    | MHz   |
| Signal output frequency               | Тар В                        | fcb                      | -       | 2       | 10   | IMIL  |
| Vertical shift register capacita      | ince                         | CP1V, CP2V               | -       | 15500   | -    | pF    |
| Horizontal shift register capacitance |                              | СР1Н, СР2Н<br>СР3Н, СР4Н | -       | 100     | -    | pF    |
| Summing gate capacitance              |                              | CSGA, CSGB               | -       | 15      | -    | pF    |
| Reset gate capacitance                |                              | CRGA, CRGB               | -       | 15      | -    | pF    |
| Transfer gate capacitance             |                              | CTG                      | -       | 160     | -    | pF    |
| Charge transfer efficiency*6          | Charge transfer efficiency*6 |                          | 0.99995 | 0.99999 | -    | -     |
| DC output level*5                     | Тар А                        | Vout                     | -       | 16      | -    | V     |
| DC output level                       | Тар В                        | Vout                     | -       | 8       | -    | V     |
| Output impedance*5                    | Тар А                        | Zo                       | -       | 3500    | -    | Ω     |
| Output impedance s                    | Тар В                        | 20                       | -       | 170     | -    | 72    |
| Output MOSFET supply                  | Тар А                        | Ido                      | -       | 2       | 3    | m A   |
| current/node*5                        | Тар В                        | luo                      | -       | 6       | 9    | - mA  |
| Power consumption*5 *7                | Тар А                        | P                        | -       | 45      | 65   | mW    |
| rower consumption - "                 | Тар В                        | r                        | -       | 70      | 100  | IIIVV |

<sup>\*5:</sup> Tap A: Voda=24 V, Rla=10 k $\Omega$ , Tap B: Vodb=12 V, Rlb=2.2 k $\Omega$ 



<sup>\*6:</sup> Charge transfer efficiency per pixel, measured at half of the full well capacity

<sup>\*7:</sup> Power consumption of the on-chip amplifier plus load resistance

#### **■** Electrical and optical characteristics (Ta=25 °C, unless otherwise noted, operating condition: Typ.)

| Parameter                 |                       |             | Symbol | Min.     | Тур.        | Max. | Unit                    |  |
|---------------------------|-----------------------|-------------|--------|----------|-------------|------|-------------------------|--|
| Saturation output voltage |                       |             | Vsat   | -        | Fw × CE     | -    | V                       |  |
| Full well capacity        |                       |             | Fw     | 280      | 350         | -    | ke <sup>-</sup>         |  |
| Conversion officions v*8  | Тар                   | A           | CE     | 4        | 5           | 6    |                         |  |
| Conversion efficiency*8   | Тар                   | В           | CE     | 4.5      | 5.5         | 6.5  | μV/e <sup>-</sup>       |  |
| Dark current*9            | Td=2                  | 25 °C       | DC     | -        | 100         | 1000 | o-/nivol/o              |  |
| Dark current              | Td=                   | 0 °C        | DS     | -        | 7           | 70   | e <sup>-</sup> /pixel/s |  |
| D   1   1 +0 +10          |                       | A           | Neond  | -        | 9           | 18   | 0- 4000                 |  |
| Readout noise*8 *10       | Тар                   | В           | Nread  | -        | 50          | 100  | e⁻ rms                  |  |
| D . ±10.±11               |                       | A           | Drange | 15555    | 38888       | -    | -                       |  |
| Dynamic range*10 *11      | Тар                   | В           | Drange | 2800     | 7000        | -    | -                       |  |
| Photoresponse nonuniformi | ty* <sup>12</sup>     |             | PRNU   | -        | ±3          | ±10  | %                       |  |
| Spectral response range   |                       |             | λ      | -        | 165 to 1100 | -    | nm                      |  |
| Anti-blooming             | -                     |             | AB     | Fw × 100 | -           | -    | -                       |  |
| Doint de                  | ofoct*13              | White spots |        | -        | -           | 3    | -                       |  |
| Blemish                   | Point defect*13 Black |             |        | -        | -           | 10   | -                       |  |
| Cluster                   | Cluster defect*14     |             | _      | -        | -           | 3    | -                       |  |
| Column                    | Column defect*15      |             |        | -        | -           | 0    | -                       |  |

<sup>\*8:</sup> Tap A: Voda=24 V, Rla=10 k $\Omega$ , Tap B: Vodb=12 V, Rlb=2.2 k $\Omega$ 

Photoresponse nonuniformity = 
$$\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100 \text{ [\%]}$$

#### Spectral response (without window)\*16



\*16: Spectral response is decreased according to the spectral transmittance characteristics of window material.



<sup>\*9:</sup> Dark current is reduced to half for every 5 to 7 °C decrease in temperature.

<sup>\*10:</sup> Signal output frequency=100 kHz (Tap A), 2 MHz (Tap B)

<sup>\*11:</sup> Dynamic range=Full well capacity/Readout noise

<sup>\*12:</sup> Measured at one-half of the saturation output (full well capacity), using LED light (peak emission wavelength: 660 nm)

<sup>\*13:</sup> White spots=Pixels whose dark current is higher than 1 ke<sup>-</sup> after one-second integration at 0 °C Black spots=Pixels whose sensitivity is lower than one-half of the average pixel output (measured with uniform light producing one-half of the saturation charge)

<sup>\*14: 2</sup> to 9 contiguous defective pixels

<sup>\*15: 10</sup> or more contiguous defective pixels

#### Spectral transmittance characteristics of window material



#### - Dark current vs. temperature



KMPDB0370EA

#### Device structure (conceptual drawing of top view)



Note: When viewed from the direction of the incident light, the horizontal shift register is covered with a thick silicon layer (dead layer). However, long-wavelength light passes through the silicon dead layer and may possibly be detected by the horizontal shift register. To prevent this, provide light shield on that area as needed.



#### - Timing chart

#### Area scanning (Tap A: low speed)



KMPDC0424EA

| Parameter                         |                     | Symbol     | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------|------------|------|------|------|------|
| P1V, P2V, TG* <sup>17</sup>       | Pulse width         | Tpwv       | 60   | 75   | -    | μs   |
| PIV, PZV, IG                      | Rise and fall times | Tprv, Tpfv | 10   | -    | -    | ns   |
|                                   | Pulse width         | Tpwh       | 500  | 5000 | -    | ns   |
| P1H, P2H, P3H, P4H* <sup>17</sup> | Rise and fall times | Tprh, Tpfh | 10   | -    | -    | ns   |
|                                   | Duty ratio          | -          | 40   | 50   | 60   | %    |
|                                   | Pulse width         | Tpws       | 500  | 5000 | -    | ns   |
| SGA                               | Rise and fall times | Tprs, Tpfs | 10   | -    | -    | ns   |
|                                   | Duty ratio          | -          | 40   | 50   | 60   | %    |
| RGA                               | Pulse width         | Tpwr       | 10   | 500  | -    | ns   |
| KGA                               | Rise and fall times | Tprr, Tpfr | 5    | -    | -    | ns   |
| TG – P1H, P2H                     | Overlap time        | Tovr       | 3    | -    | _    | μs   |

<sup>\*17:</sup> Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.

#### Area scanning (Tap B: high speed)



| Parameter             |                     | Symbol     | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------|------------|------|------|------|------|
| P1V, P2V, TG*18       | Pulse width         | Tpwv       | 60   | 75   | -    | μs   |
| F1V, F2V, 1G          | Rise and fall times | Tprv, Tpfv | 10   | -    | -    | ns   |
|                       | Pulse width         | Tpwh       | 50   | 250  | -    | ns   |
| P1H, P2H, P3H, P4H*18 | Rise and fall times | Tprh, Tpfh | 10   | -    | -    | ns   |
|                       | Duty ratio          | -          | 40   | 50   | 60   | %    |
|                       | Pulse width         | Tpws       | 50   | 250  | -    | ns   |
| SGB                   | Rise and fall times | Tprs, Tpfs | 10   | -    | -    | ns   |
|                       | Duty ratio          | -          | 40   | 50   | 60   | %    |
| RGB                   | Pulse width         | Tpwr       | 5    | 25   | -    | ns   |
|                       | Rise and fall times | Tprr, Tpfr | 5    | -    | -    | ns   |
| TG – P1H, P4H         | Overlap time        | Tovr       | 3    | -    | -    | μs   |

<sup>\*18:</sup> Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.

#### Dimensional outline (unit: mm)





- \*1: Never push the aluminum frame when inserting the sensor into the printed circuit board or the like. Pressing the aluminum frame may cause the window material to peel off and air tightness to be compromised. When inserting the sensor, hold its sides. The sensor can also be inserted by pushing the screw fixing parts at the ends of the package, but do not push with excessive force as they may break.
- \*2: There is a deflection in the photosensitive area [PV (peak to valley) value: approx. 80 to 160 µm].
- \*3: Window thickness

KMPDA0296EC

## **₽** Pin connections

| Pin no. | Symbol | Function                           | Remark (standard operation) |
|---------|--------|------------------------------------|-----------------------------|
| 1       | SS     | Substrate                          | 0 V                         |
| 2       | OSA    | Output transistor source-A         | RL=10 kΩ                    |
| 3       | RDA    | Reset drain-A                      | +15 V                       |
| 4       | ODA    | Output transistor drain-A          | +24 V                       |
| 5       | OGA    | Output gate-A                      | +6 V                        |
| 6       | DD     | Dump drain                         | +12 V                       |
| 7       | RGA    | Reset gate-A                       | +7 V/-7 V                   |
| 8       | SGA    | Summing gate-A                     | +8 V/-7 V                   |
| 9       | P4H    | Horizontal shift register clock-4  | +8 V/-7 V                   |
| 10      | P3H    | Horizontal shift register clock-3  | +8 V/-7 V                   |
| 11      | P2H    | Horizontal shift register clock-2  | +8 V/-7 V                   |
| 12      | P1H    | Horizontal shift register clock-1  | +8 V/-7 V                   |
| 13      | SGB    | Summing gate-B                     | +8 V/-7 V                   |
| 14      | RGB    | Reset gate-B                       | +7 V/-7 V                   |
| 15      | DG     | Dump gate                          | -9 V                        |
| 16      | OGB    | Output gate-B                      | +6 V                        |
| 17      | ODB    | Output transistor drain-B          | +12 V                       |
| 18      | RDB    | Reset drain-B                      | +15 V                       |
| 19      | OSB    | Output transistor source-B         | RL=2.2 kΩ                   |
| 20      | Vret   | Output amplifier return voltage    | +1 V                        |
| 21      | P-     | TE-cooler (-)                      |                             |
| 22      | P-     | TE-cooler (-)                      |                             |
| 23      | TG     | Transfer gate                      | +5 V/-9 V                   |
| 24      | P2V    | Vertical shift register clock-2    | +5 V/-9 V                   |
| 25      | P1V    | Vertical shift register clock-1    | +5 V/-9 V                   |
| 26      | NC     | No connection                      |                             |
| 27      | NC     | No connection                      |                             |
| 28      | IGV    | Test point (vertical input gate)   | -9 V                        |
| 29      | ISV    | Test point (vertical input source) | Connect to RD               |
| 30      | TH     | Thermistor                         |                             |
| 31      | TH     | Thermistor                         |                             |
| 32      | OFD    | Overflow drain                     | +12 V                       |
| 33      | OFG    | Overflow gate                      | -9 V                        |
| 34      | NC     | No connection                      |                             |
| 35      | NC     | No connection                      |                             |
| 36      | NC     | No connection                      |                             |
| 37      | NC     | No connection                      |                             |
| 38      | SS     | Substrate                          | 0 V                         |
| 39      | P+     | TE-cooler (+)                      |                             |
| 40      | P+     | TE-cooler (+)                      |                             |



### **■** Specifications of built-in TE-cooler (Typ. vacuum condition)

| Parameter                                            | Symbol | Condition | Specification   | Unit |
|------------------------------------------------------|--------|-----------|-----------------|------|
| Internal resistance                                  | Rint   | Ta=25 °C  | $0.65 \pm 0.13$ | Ω    |
| Maximum heat absorption of built-in TE-cooler*19 *20 | Qmax   |           | 9.9             | W    |

<sup>\*19:</sup> This is a theoretical heat absorption level that offsets the temperature difference in the thermoelectric cooler when the maximum current is supplied to the sensor.

\*20: Heat absorption at Tc=Th

Tc: Temperature on the cooling side of TE-cooler

Th: Temperature on the heat dissipating side of TE-cooler.



To make the cooling side 0 °C, the temperature on the heat dissipating side must be 30 °C or less. As a guideline, use a heatsink whose thermal resistance is no more than 1 °C/W.

#### Specifications of built-in temperature sensor

A thermistor chip is built in the same package with a CCD chip, and the CCD chip temperature can be monitored with it. A relation between the thermistor resistance and absolute temperature is expressed by the following equation.

 $RT1 = RT2 \times exp BT1/T2 (1/T1 - 1/T2)$ 

RT1: Resistance at absolute temperature T1 [K] RT2: Resistance at absolute temperature T2 [K]

BT1/T2: B constant [K]

The characteristics of the thermistor used are as follows.

R298=10 kΩ B298/323=3450 K



KMPDB0111JB

#### Precautions (electrostatic countermeasures)

- · Handle these sensors with bare hands or wearing cotton gloves. In addition, wear anti-static clothing or use a wrist band with an earth ring, in order to prevent electrostatic damage due to electrical charges from friction.
- · Avoid directly placing these sensors on a work-desk or work-bench that may carry an electrostatic charge.
- · Provide ground lines or ground connection with the work-floor, work-desk and work-bench to allow static electricity to discharge.
- · Ground the tools used to handle these sensors, such as tweezers and soldering irons.

It is not always necessary to provide all the electrostatic measures stated above. Implement these measures according to the amount of damage that occurs.

#### Element cooling/heating temperature incline rate

When cooling the CCD by an externally attached cooler, set the cooler operation so that the temperature gradient (rate of temperature change) for cooling or allowing the CCD to warm back is less than 5 K/minute.

#### - Related information

www.hamamatsu.com/sp/ssd/doc\_en.html

- Precautions
- Disclaimer
- · Image sensors

S12071

Information described in this material is current as of November 2021.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

## AMAMATSU

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

HAMAMATSU PHOTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81)53-434-3311, Fax: (81)53-434-5184

U.S.A.: Hamamatsu Corporation: 360 Foothill Road, Bridgewater, N.J. 08807, U.S.A., Telephone: (1)908-231-0960, Fax: (1)908-231-1218, E-mail: usa@hamamatsu.com

Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, 82211 Herrsching am Ammersee, Germany, Telephone: (49)8152-375-0, Fax: (49)8152-265-8, E-mail: info@hamamatsu.de

France: Hamamatsu Photonicis France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy, Cedex, France, Felephone: (33)1 69 53 71 00, Fax: (33)1 69 53 71 10, E-mail: info@hamamatsu.fr

United Kingdom: Hamamatsu Photonicis Norden AB: Torshamnsgatan 35 16440 Kista, Sweden, Telephone: (46)8-509 031 00, Fax: (46)8-509 031 01, E-mail: info@hamamatsu.se

Italy: Hamamatsu Photonics (China) Co., Ltd.: 1201 Tower B, Jiaming Center, 27 Dongsanhuan Beilu, Chaoyang District, 100020 Beijing, P.R.China, Telephone: (86)10-6586-6006, Fax: (86)10-6586-2866, E-mail: info@hamamatsu.com.cn

Taiwan: Hamamatsu Photonics Taiwan Co., Ltd.: 8F-3, No. 158, Section2, Gongdao 5th Road, East District, Hsinchu, 300, Taiwan R.O.C. Telephone: (86)3-659-0081, E-mail: info@hamamatsu.com.cn